

# Faculty of Engineering & Technology Electrical & Computer Engineering Department

ENCS2340: Digital Systems First Semester, 2023/2024

**Student Name:** Aya Abed Al-Rahman Fares

**Student Id:** 1222654

**Instructor**: Dr. ismael

Section.no: 1

**Date:** 20/12/2023

# Abstract:

The project focuses on the development of a basic Arithmetic Logic Unit (ALU) using Verilog Hardware Description Language (HDL). The ALU is designed to perform four fundamental arithmetic and logic operations: addition, subtraction, bitwise AND, and bitwise OR.

# Theory:

These truth tables illustrate the output for each operation based on the given inputs. The ALU's design utilizes these tables to determine the output Result based on the selected OpCode.

## 1. Addition:

| Α | В | С | S |
|---|---|---|---|
| 0 | 0 | 0 | 0 |
| 0 | 1 | 0 | 1 |
| 1 | 0 | 0 | 1 |
| 1 | 1 | 1 | 0 |

Explanation: The addition operation produces a sum bit and a carry bit. In this case, the XOR gate generates the sum bit, and the AND gate produces the carry bit.

## 2. Subtraction:

| Inputs |   | Outputs |        |  |
|--------|---|---------|--------|--|
| Α      | В | Diff    | Borrow |  |
| 0      | 0 | 0       | 0      |  |
| 0      | 1 | 1       | 1      |  |
| 1      | 0 | 1       | 0      |  |
| 1      | 1 | 0       | 0      |  |

Explanation: Subtraction can be implemented using two XOR gates for the difference and borrow bits. The borrow bit indicates whether a borrow is required during subtraction.

## 3. AND:

| A | B | Result |
| 0 | 0 | 0 |
| 0 | 1 | 0 |

|1|0|0 |

|1|1|1||

Explanation: Bitwise AND operation performs the AND operation on each corresponding bit of the operands, producing a result with a 1 only when both input bits are 1.

## 4. OR:

| A | B | Result |

000

0111

|1|0|1 |

|1|1| 1 |

Explanation: Bitwise OR operation performs the OR operation on each corresponding bit of the operands, producing a result with a 1 when at least one of the input bits is 1.

# **5.ALU**:

The truth table for the Arithmetic Logic Unit (ALU) summarizes the output based on the combination of inputs (A and B) and the control input (OpCode):

| A   B   OpCode | Re | sult (ALU | ) |
|----------------|----|-----------|---|
| 0   0   3'b000 | 0  |           |   |
| 0 1 3'b000     | 1  |           |   |
| 1   0   3'b000 | 1  |           |   |
| 1 1 3'b000     | 0  |           |   |
| 0 0 3'b001     | 0  |           |   |
| 0 1 3'b001     | 1  |           |   |
| 1 0 3'b001     | 1  |           |   |
| 1 1 3'b001     | 0  |           |   |
| 0 0 3'b010     | 0  |           |   |
| 0 1 3'b010     | 0  |           |   |
| 1   0   3'b010 | 0  |           |   |
| 1 1 3'b010     | 1  |           |   |
| 0 0 3'b011     | 0  |           |   |
| 0 1 3'b011     | 1  |           |   |
| 1 0 3'b011     | 1  |           |   |
| 1 1 3'b011     | 1  |           |   |
|                |    |           |   |

# Implement the modules using structure, dataflow, and behavioral modeling as below:

**Note:** before I implemented the addition and subtraction modules I created an extra module for the full adder to use in these modules

```
Ditwise... 
                                                                                                                      module Full Adder(input I1, I2, CIN, output SUM, COUT);
---
 #4 ↑,8
                                                                                           3
                                                                                                                                 wire wl, w2, w3;
                                                                                           4
  {}
                                                                                           5
                                                                                                                                 and (w1, I1, I2);
                                                                                           6
                                                                                                                                 xor (w2, I1, I2);
  ≢ ≢
                                                                                                                                 and (w3, w2, CIN);
  16 %
                                                                                          8
                                                                                                                             xor (SUM, w2, CIN);
                                                                                                                                 or (COUT, w1, w3);
                                                                                      9
                                                                                  10
                                                                                                                                  endmodule
     7 0
  \mathbf{k}
```

#### And here its waveform



1. Utilize structural modeling for Adder, Subtractor, and logic gates.

## Bitwise AND module:



#### Bitwise AND waveform:



#### Bitwise OR module:



#### Bitwise OR waveform:



#### Addition module:



#### Addition waveform:



## Subtraction module:

```
👱 💢 🗸 🏈 🧇 🧇 | 🎟 | ト 🍀 🌬 | 🍓 🐧 | 😓 | 🐠 | 💆 | 🧿
😵 BitwiseAn... | 😵 BitwiseO... | 😵 Addition.v | 😵 Subtrac... | 🚱 ALU_Dat... | 🕀 Compilati... | 🗗 ayacry.vwf | 📠 Simulator... | 🚭 Simulatio... | 🚱 ALU_Beh... |
              module Subtraction(input[3:0]A,B,input Bin,output [3:0]Result,output Bout);
# 15
               wire [2:0]Borrow;
               //i created 4 instance of the full adder module to perform the subtraction for 4 bits using structu
{}
               //and negated the B to do ones complement and in the waveform
               //i give to Bin 1 so it do 2s complement
擅 憧
               Full_Adder fl(A[0],~B[0],Bin,Result[0],Borrow[0]);
16 %
               Full_Adder f2(A[1],~B[1],Borrow[0],Result[1],Borrow[1]);
               Full_Adder f3(A[2],~B[2],Borrow[1],Result[2],Borrow[2]);
% %
         10
              Full_Adder f4(A[3],~B[3],Borrow[2],Result[3],Bout);
         11
0 2
         12
₽
         13
```

#### Subtraction waveform:



## 2. Implement dataflow modeling for connecting the modules.

```
& ALU_Dataflow.v
                module ALU Dataflow(input[3:0]A,B,input Cin,Bin,input[2:0]OPcode,output [3:0]Result,output Cout,Bou
M 15
                  wire [3:0] AND_OUT, OR_OUT, ADD_OUT, SUB_OUT;
                  //i called instance of the user gates that i previously created to take there output
                 Addition instl(A,B,Cin,ADD_OUT,Cout);
霍 霍
                 Subtraction inst2 (A, B, Bin, SUB OUT, Bout);
1 %
                 BitwiseAnd inst3(A,B,AND OUT);
                 BitwiseOR inst4(A, B, OR OUT);
% %
           10
                 //\mathrm{i} assigned the addittion , subtraction ,logic gates output to the result output of the alu
           11
           12
                 //by checking the opcode for each
assign Result=(OPcode==3'b000)?ADD OUT:// if opcode is 3'b000 set Result to the output of the ADD c
           13
           14
                  (OPcode==3'b001) ?SUB_OUT: // if opcode is 3'b001 set Result to the output of the SUB operation
267 ab
                  (OPcode==3'b010)?AND_OUT:// if opcode is 3'b010 set Result to the output of the AND operation (OPcode==3'b011)?OR_OUT:3'bz;// if opcode is 3'b011 set Result to the output of the OR operation
           15
| ----
           16
           17
                  //the 3'bz is a dont care default case
∃ 2
                 endmodule
```

#### Dataflow ALU waveform:



### Dataflow ALU Block Design:



# 3. Utilize behavioral modeling for the top-level ALU module.



## Behavioral ALU waveform:



## Behavioral ALU Block Design:



# **Conclusion:**

The Verilog modules, including Adder, Subtractor, AndGate, OrGate, and the top-level ALU, were developed using a combination of structural, dataflow, and behavioral modeling approaches. Testing and simulation were carried out to ensure the correct functionality of the ALU, covering various input combinations and control codes. The Verilog simulator was utilized to analyze the results of individual components and the overall ALU.